

# PRODUCT/PROCESS CHANGE NOTIFICATION

PCN AMS/13/7930 Dated 05 Jul 2013

**Qualification of Crolles Fabrication plant as second source** 

#### Table 1. Change Implementation Schedule

| Forecasted implementation date for<br>change                                                    | 03-Sep-2013 |  |
|-------------------------------------------------------------------------------------------------|-------------|--|
| Forecasted availability date of samples for customer                                            | 28-Jun-2013 |  |
| Forecasted date for <b>STMicroelectronics</b><br>change Qualification Plan results availability | 28-Jun-2013 |  |
| Estimated date of changed product first shipment                                                | 04-Oct-2013 |  |

#### Table 2. Change Identification

| Product Identification<br>(Product Family/Commercial Product) | see attached list                                                          |
|---------------------------------------------------------------|----------------------------------------------------------------------------|
| Type of change                                                | Waferfab additional location                                               |
| Reason for change                                             | to support demand upside                                                   |
| Description of the change                                     | Additional qualified frontend plant is activated to support demand upside. |
| Change Product Identification                                 | see FG                                                                     |
| Manufacturing Location(s)                                     |                                                                            |

#### **Table 3. List of Attachments**

| Customer Part numbers list |  |
|----------------------------|--|
| Qualification Plan results |  |

|                                                           | >\$               |
|-----------------------------------------------------------|-------------------|
| Customer Acknowledgement of Receipt                       | PCN AMS/13/7930   |
| Please sign and return to STMicroelectronics Sales Office | Dated 05 Jul 2013 |
| Qualification Plan Denied                                 | Name:             |
| Qualification Plan Approved                               | Title:            |
|                                                           | Company:          |
| 🗖 Change Denied                                           | Date:             |
| Change Approved                                           | Signature:        |
| Remark                                                    |                   |
|                                                           |                   |
|                                                           |                   |
|                                                           |                   |
|                                                           |                   |
|                                                           |                   |
|                                                           |                   |
|                                                           |                   |
|                                                           |                   |
|                                                           |                   |

| Name                 | Function          |
|----------------------|-------------------|
| Grillo, Lionel       | Marketing Manager |
| Lee, Wing-Sze        | Marketing Manager |
| Italia, Francesco    | Product Manager   |
| Onetti, Andrea Mario | Product Manager   |
| Bugnard, Jean-Marc   | Q.A. Manager      |
| Lisi, Giuseppe       | Q.A. Manager      |

## **DOCUMENT APPROVAL**



## PRODUCT/PROCESS CHANGE NOTIFICATION

# Analog, MEMS and Sensor Group

### Additional capacity for HCMOS5 and HCMOS6 (STTS751-1DP3F, STG3820)









ST Crolles and UMC Taiwan

UMC Taiwan



#### WHAT:

Progressing on the activities related to HCMOS5LA and HCMOS6 technologies manufacturing expansion, ST is glad to announce additional production site in ST Crolles (France)

|                    | Current process additional process |              | Comment   |
|--------------------|------------------------------------|--------------|-----------|
| Material           |                                    |              |           |
| diffusion location | UMC Taiwan                         | ST Crolles   | No change |
| Wafer dimension    | 8 inches                           | 8 inches     |           |
| Metallization      | AlCu                               | AlCu         | No change |
| Passivation        | PSG/Nitride                        | PSG/Nitride  | No change |
| EWS                | ST Singapore                       | ST Singapore | No change |

For the complete list of part numbers affected by the change, please refer to the attached Product list.

Samples are available as per below described date, upon request:

- STTS751-1DP3F available from W328.
- STG3820 available from W328.

#### WHY:

To improve service to ST Customers and increase capacity for the affected technologies.

#### HOW:

HCMOS5LA and HCMOS6 are processes already qualified in ST Crolles for other products. Extension of the line for additional AMS products is qualified based on qualification plan here attached. Here below you'll find the details of qualification plan.

Qualification program and results:

The qualification program consists mainly of comparative electrical characterization and reliability tests. Please refer to Reliability evaluation plan for all the details.

#### WHEN:

Production in ST Crolles for additional products for AMS is forecasted in July 2013.



#### Marking and traceability:

Unless otherwise stated by customer specific requirement, the traceability of the parts assembled with the new material set will be ensured by datecode and lot number.

The changes here reported will not affect the electrical, dimensional and thermal parameters keeping unchanged all information reported on the relevant datasheets.

There is as well no change in the packing process or in the standard delivery quantities.

Lack of acknowledgement of the PCN within 30 days will constitute acceptance of the change. After acknowledgement, lack of additional response within the 90 day period will constitute acceptance of the change (Jedec Standard No. 46-C).

In any case, first shipments may start earlier with customer's written agreement.

Shipments from new Wafer FAB location will be tracked on the ST Standard Label as showed below:





Generic ST Standard label



# **Change Qualification Plan**

Double source front end plant qualification ST Crolles HCMOS5 and HCMOS 6

|                          | Test vehicle                                                                  | Lo                      | cations                                                                   |
|--------------------------|-------------------------------------------------------------------------------|-------------------------|---------------------------------------------------------------------------|
| Product Lines:           | V886, V632, 2012,V681                                                         | Wafer Diffusion Plants: | ST Crolles 200                                                            |
| Product Families:        | <ul> <li>8-bit XpanderLogic with Advanced Touch<br/>Screen Control</li> </ul> | EWS Plants:             | ST Singapore                                                              |
|                          | Micro Power rail to rail I/O Dual Op Ampli-                                   | Assembly Plants:        | UTAC Thai Limited, ST                                                     |
|                          | <ul><li>fier</li><li>Stereo classD audio power amplifier</li></ul>            | T&F Plants:             | Bouskoura. ST Shenzhen<br>UTAC Thai Limited, ST<br>Bouskoura, ST Shenzhen |
|                          | <ul> <li>18-bit enhanced port expander with keypad<br/>controller</li> </ul>  | Reliability Lab.:       | IMS- Singapore Reliability<br>Lab. ST Grenoble Lab                        |
| P/Ns:                    | STMPE811QTR,TSV632IDT,TS2012EIJT,<br>STMPE1801                                |                         |                                                                           |
| Product Groups:          | AMS                                                                           |                         |                                                                           |
| Product Divisions:       | HIGH-END SENSOR and ANALOG                                                    |                         |                                                                           |
| Packages:                | VFQFPN16 3x3x1 mm, SO8, Flip Chip                                             |                         |                                                                           |
| Silicon Proce<br>techn.: | s:HCMOS6, HCMOS5                                                              |                         |                                                                           |

#### **DOCUMENT INFORMATION**

| Version | Date   | Pages | Prepared by | Approved by | Comment     |
|---------|--------|-------|-------------|-------------|-------------|
| 1.0     | 1-2013 | 15    | F MURILLON  | JM BUGNARD  | First issue |
|         |        |       |             |             |             |
|         |        |       |             |             |             |

Reference document :

RER6043-011-W-13, 14-Jan-2013, author Alfio Riciputo, Approved by Giovanni Presti

Report ID 2012-W16 H5/HF5, author X. Gagnard, approved by JM Bugnard

APM-MHD/10/5340 qualification report HCMOS5, Authors F.Murillon O. Girard, approved by F. Paccard REL-6043-314W10 , 16-Nov-2010, author Stefania Motta, Approved by Giovanni Presti

Note: This report is a summary of the qualification trials performed in good faith by STMicroelectronics in order to evaluate the potential qualification risks during the product life using a set of defined test methods.

This report does not imply for STMicroelectronics expressly or implicitly any contractual obligations other than as set forth in STMicroelectronics general terms and conditions of Sale. This report and its contents shall not be disclosed to a third party without previous written agreement from STMicroelectronics.



## TABLE OF CONTENTS

| 1 | APPL  | ICABLE AND REFERENCE DOCUMENTS | .5 |
|---|-------|--------------------------------|----|
| 2 | GLOS  | SSARY                          | .5 |
|   |       | LIFICATION EVALUATION OVERVIEW |    |
|   | 3.1   | OBJECTIVES                     | .5 |
|   | 3.2   | CONCLUSION                     | .5 |
| 4 | CHAN  | NGE CHARACTERISTICS            | .6 |
|   | 4.1   | CHANGE DESCRIPTION             | .6 |
|   | 4.2   | CHANGE DETAILS                 | .6 |
|   | 4.3   | TEST VEHICLES DESCRIPTION      | .6 |
| 5 | TEST  | S RESULTS SUMMARY              | .7 |
|   | 5.1   | TEST VEHICLES                  | .7 |
|   | 5.2   | TEST PLAN AND RESULTS SUMMARY  | .7 |
|   | TESTS | S DESCRIPTION                  | .8 |

## **<u>1</u>** APPLICABLE AND REFERENCE DOCUMENTS

| Document reference                                             | Short description                                                       |  |
|----------------------------------------------------------------|-------------------------------------------------------------------------|--|
| AEC-Q100                                                       | Stress test qualification for automotive grade integrated circuits      |  |
| AEC-Q101                                                       | Stress test qualification for automotive grade discrete semiconductors  |  |
| AEC-Q001                                                       | Guidelines for part average testing                                     |  |
| AEC-Q003                                                       | Guidelines for Characterizing the Electrical Performance of IC Products |  |
| JESD47 Stress-Test-Driven Qualification of Integrated Circuits |                                                                         |  |
|                                                                |                                                                         |  |

## 2 GLOSSARY

| DUT | Device Under Test     |
|-----|-----------------------|
| PCB | Printed Circuit Board |
| SS  | Sample Size           |
|     |                       |

## **<u>3</u>** QUALIFICATION EVALUATION OVERVIEW

#### 3.1 Objectives

Through this qualification plan, the HCMOS5 and HCMOS6 technologies transfer is evaluated, to be diffused at Crolles.

### 3.2 Conclusion

Qualification Plan requirements must be fulfilled without exception. It is stressed that reliability tests must show that the devices behave correctly against environmental tests (no failure). Moreover, the stability of electrical parameters during the accelerated tests must demonstrate the ruggedness of the products and safe operation, which is consequently expected during their lifetime.

## **<u>4</u>** CHANGE CHARACTERISTICS

## 4.1 Change description

Additional source for HCMOS5 and HCMOS6 in ST Crolles

## 4.2 **Change details**

|                    | Current process | additional process | Comment   |
|--------------------|-----------------|--------------------|-----------|
| Material           |                 |                    |           |
| diffusion location | UMC Taiwan      | ST Crolles         | No change |
| Wafer dimension    | 8 inches        | 8 inches           |           |
| Metallization      | AlCu            | AlCu               | No change |
| Passivation        | PSG/Nitride     | PSG/Nitride        | No change |
| EWS                | ST Singapore    | ST Singapore       | No change |

## 4.3 Test vehicles description

|                                           | P/N STMPE811QTR          | P/N TSV632IDT                 | P/N TS2012EIJT           | P/N STMPE1801             |  |
|-------------------------------------------|--------------------------|-------------------------------|--------------------------|---------------------------|--|
| Wafer/Die fab. information                |                          |                               |                          |                           |  |
| Wafer fab manufacturing location          | Crolles 200              | Crolles 200                   | Crolles 200              | Crolles 200               |  |
| Technology                                | HCMOS6LA                 | HCMOS5LA                      | HCMOS5LA                 | HCMOS6LA                  |  |
| Process family                            | HCMOS6                   | HCMOS5                        | HCMOS5                   | HCMOS6                    |  |
| Die finishing back side                   | RAW SILICON              | RAW SILICON                   | RAW SILICON              | RAW SILICON               |  |
| Die size (microns)                        | 2370x 2370 micron        | 1020 x 1090µm <sup>2</sup>    | 2150x2150µm <sup>2</sup> | 203 x2030 µm <sup>2</sup> |  |
| Bond pad metallization layers             | AlCu                     | AlCu                          | AlCu                     | AlCu                      |  |
| Passivation type                          | PSG + NITRIDE            | PSG+Nitride+PIX               | PSG + NITRIDE            | PSG + NITRIDE             |  |
| Wafer Testing (EWS) in-                   |                          |                               |                          |                           |  |
| formation                                 |                          |                               |                          |                           |  |
| Electrical testing manufacturing location | ST Singapore             | ST Singapore                  | NA                       | NA                        |  |
| Tester                                    | J750                     | ASL1000                       | NA                       | NA                        |  |
| Assembly information                      |                          |                               |                          |                           |  |
| Assembly site                             | UTAC Thai                | ST Bouskoura                  | ST Shenzhen              | ST Shenzhen               |  |
| Package description                       | VFQFPN 16 3x3x1.0        | SO8                           | Flip Chip                | Flip Chip                 |  |
| Molding compound                          | G770HCD                  | Sumitomo G700K                | N/A                      | N/A                       |  |
| Frame material                            | Copper                   | Copper                        | N/A                      | N/A                       |  |
| Die attach process                        | Epoxy glue               | Epoxy glue                    | N/A                      | N/A                       |  |
| Die attach material                       | Epoxy 8006NS             | Epoxy 8601S-25                | N/A                      | N/A                       |  |
| Wire bonding process                      | Thermosonic ball bonding | Thermosonic ball bon-<br>ding | N/A                      | N/A                       |  |
| Wires bonding mate-                       | Gold wire 1 mil          | Copper wire 1 mil             | N/A                      | N/A                       |  |
| rials/diameters                           |                          |                               |                          |                           |  |
| Lead finishing process                    | Preplated frame          | Preplated frame               | Bump                     | Bump                      |  |
| Lead finishing/bump solder mate-          | NiPd Pre-plated          | NiPdAgAu                      | SnAgCu                   | SnAgCu                    |  |
| rial                                      |                          |                               |                          |                           |  |
| Final testing information                 |                          |                               |                          |                           |  |
| Testing location                          | SC - UTAC Thai           | ST Bouskoura                  | ST Shenzhen              | ST Shenzhen               |  |
| Tester                                    | Credence D10             | ASL1K                         | ASL1K                    | ASL3K                     |  |

# 5 TESTS RESULTS SUMMARY

# 5.1 Test vehicles

| Lot<br># | P/N         | Process/ Package         | Diffusion<br>lot | Product<br>Line | Comments |
|----------|-------------|--------------------------|------------------|-----------------|----------|
| 1        | STMPE811QTR | HCMOS6 / QFN16 3x3       | J245RTY          | V886            |          |
| 2        | TSV632IDT   | HCMOS5 / SO8             | J131MAC          | V632            |          |
| 3        | TS2012EIJT  | HCMO5 / Wafer level CSP  | J920FZJ          | 2012            |          |
| 4        | STMPE1801   | HCMOS6 / Wafer level CSP | J013EHH          | V681            |          |

## 5.2 Test plan and results summary

|                                        |    | <b>0</b> , <b>1</b> , <b>1</b> |                                                                                          |    | S Steps                 | Failure/SS   |              |              |                      |      |
|----------------------------------------|----|--------------------------------|------------------------------------------------------------------------------------------|----|-------------------------|--------------|--------------|--------------|----------------------|------|
| Test                                   | PC | Std ref.                       | Conditions                                                                               | SS |                         | Lot 1        | Lot 2        | Lot 3        | Lot 4                | Note |
| Die Oriented Tests                     |    |                                |                                                                                          |    |                         |              |              |              |                      |      |
| HTB<br>High Temp. Bias                 | Ν  | JESD22<br>A-108                | Tj = 125°C, BIAS                                                                         |    | 168H<br>1000H           | 0/77<br>0/77 | 0/78<br>0/78 | 0/78<br>0/78 | 0/77<br>0/77         |      |
| HTSL<br>High Temp. Storage Life        | N  | JESD22<br>A-103                | Ta = 150°C                                                                               |    | 168H<br>1000 H          | 0/45<br>0/45 | 0/78<br>0/78 |              | 0/45<br>0/45         |      |
| <b>ELFR</b><br>Early Life Failure Rate | N  | AEC Q100 - 008                 | Ta=125°C                                                                                 |    | 48H                     |              | 0/200        |              |                      |      |
| Package oriented test                  |    | -                              |                                                                                          | -  |                         |              | -            |              |                      | -    |
| PC<br>Preconditioning                  |    | JESD22<br>A-113                | Drying 24 H @ 125°C<br>Store 168 H @ Ta=85°C Rh=85%<br>Oven Reflow @ Tpeak=260°C 3 times |    | Final                   | PASS         | PASS         |              | PASS                 |      |
| AC<br>Auto Clave (Pressure<br>Pot)     | Y  | JESD22<br>A-102                | Pa=2Atm / Ta=121°C                                                                       |    | 168 H                   |              | 0/78         |              |                      |      |
| TC<br>Temperature Cycling              | Y  | JESD22<br>A-104                | Ta = -65°C to 150°C                                                                      |    | 100cy<br>500cy          |              | 0/78<br>0/78 | 0/78<br>0/78 | 0/77<br>0/77         |      |
| THB<br>Temperature Humidity<br>Bias    | Y  | JESD22<br>A-101                | Ta = 85°C, RH = 85%, BIAS                                                                |    | 168H<br>500 H<br>1000 H |              | 0/78<br>0/78 |              | 0/77<br>0/77<br>0/77 |      |
| Other Tests                            |    |                                |                                                                                          |    |                         |              |              |              |                      |      |
| 505                                    |    | 150 0404 001                   | HBM                                                                                      |    |                         | 2kV          | 4kV          | 2kV          |                      |      |
| ESD<br>Electro Static Discharge        | -  | AEC Q101-001,<br>002 and 005   | MM                                                                                       |    |                         |              | 300V         | 200V         |                      |      |
| 5                                      |    |                                | CDM                                                                                      |    |                         | 250V         | 1.5kV        | 750V         |                      |      |
| LU<br>Latch up                         | Ν  | AEC<br>Q100-004                | LU                                                                                       |    |                         | 200mA        | 200mA        |              |                      |      |

### (1) AnnexES

# **Tests Description**

| Test name                                                                                               | Description                                                                                                                                                                                                                                                            | Purpose                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Die Oriented                                                                                            |                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| HTOL<br>High Temperature<br>Operating Life<br>HTB<br>High Temperature<br>Bias                           | configuration, approaching the operative                                                                                                                                                                                                                               | To determine the effects of bias conditions and<br>temperature on solid state devices over time. It<br>simulates the devices' operating condition in an<br>accelerated way.<br>The typical failure modes are related to, silicon<br>degradation, wire-bonds degradation, oxide<br>faults.                                                                  |  |  |  |  |
| HTRB<br>High Temperature<br>Reverse Bias<br>HTFB / HTGB<br>High Temperature<br>Forward (Gate) Bi-<br>as | <ul> <li>The device is stressed in static configuration, trying to satisfy as much as possible the following conditions:</li> <li>low power dissipation;</li> <li>max. supply voltage compatible with diffusion process and internal circuitry limitations;</li> </ul> | simulates the devices' operating condition in an accelerated way.<br>To maximize the electrical field across either reverse-biased junctions or dielectric layers, in order to investigate the failure modes linked to mobile contamination, oxide ageing, layout sensitivity to surface effects.                                                          |  |  |  |  |
| HTSL<br>High Temperature<br>Storage Life                                                                | the max. temperature allowed by the pack-                                                                                                                                                                                                                              | To investigate the failure mechanisms activated<br>by high temperature, typically wire-bonds solder<br>joint ageing, data retention faults, metal stress-<br>voiding.                                                                                                                                                                                      |  |  |  |  |
| ELFR<br>Early Life Failure<br>Rate                                                                      | The device is stressed in biased conditions at the max junction temperature.                                                                                                                                                                                           | To evaluate the defects inducing failure in early life.                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| Package Oriented                                                                                        |                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| PC<br>Preconditioning                                                                                   | The device is submitted to a typical temperature<br>profile used for surface mounting devices, after a<br>controlled moisture absorption.                                                                                                                              | As stand-alone test: to investigate the moisture sensi-<br>tivity level.<br>As preconditioning before other reliability tests: to<br>verify that the surface mounting stress does not im-<br>pact on the subsequent reliability performance.<br>The typical failure modes are "pop corn" effect and<br>delamination.                                       |  |  |  |  |
| AC<br>Auto Clave (Pres-<br>sure Pot)                                                                    |                                                                                                                                                                                                                                                                        | To investigate corrosion phenomena affecting die or package materials, related to chemical contamination and package hermeticity.                                                                                                                                                                                                                          |  |  |  |  |
| <b>TC</b><br>Temperature Cy-<br>cling                                                                   |                                                                                                                                                                                                                                                                        | To investigate failure modes related to the thermo-<br>mechanical stress induced by the different thermal<br>expansion of the materials interacting in the die-<br>package system. Typical failure modes are linked to<br>metal displacement, dielectric cracking, molding<br>compound delamination, wire-bonds failure, die-<br>attach layer degradation. |  |  |  |  |
| <b>THB</b><br>Temperature Hu-<br>midity Bias                                                            | The device is biased in static configuration<br>minimizing its internal power dissipation, and<br>stored at controlled conditions of ambient<br>temperature and relative humidity.                                                                                     | To evaluate the package moisture resistance with electrical field applied, both electrolytic and galvanic corrosion are put in evidence.                                                                                                                                                                                                                   |  |  |  |  |
| THS<br>Temperature Humidi-<br>ty Storage                                                                | The device is stored at controlled conditions of ambient temperature and relative humidity.                                                                                                                                                                            | To investigate corrosion phenomena affecting die or<br>package materials, related to chemical contamination<br>and package hermeticity.                                                                                                                                                                                                                    |  |  |  |  |

#### PCN AMS-APD/12/7796

| Test name                               | Description                                                                                                                                                                                                                                                                                                                             | Purpose                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PTC<br>Power & Tempera-<br>ture Cycling | The power and temperature cycling test is<br>performed to determine the ability of a device<br>to withstand alternate exposures at high and<br>low temperature extremes with operating bi-<br>ases periodically applied and removed.                                                                                                    | It is intended to simulate worst case conditions<br>encountered in typical applications.<br>Typical failure modes are related to parametric<br>limits and functionality.<br>Mechanical damage such as cracking, or break-<br>ing of the package will also be considered a fail-<br>ure provided such damage was not uinduced by<br>fixturing or handling.                                                                                                                                                  |
| <b>EV</b><br>External Visual            | Inspect device construction, marking and workmanship                                                                                                                                                                                                                                                                                    | To verify visual defects on device (form, marking,).                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| <b>LI</b><br>Lead Integrity             | Various tests allow determining the integrity<br>lead/package interface and the lead itself<br>when the lead(s) are bent due to faulty board<br>assembly followed by rework of the part for<br>reassembly.                                                                                                                              | This test is applicable to all throughhole devices and<br>surface-mount devices requiring lead forming by the<br>user.                                                                                                                                                                                                                                                                                                                                                                                     |
| <b>WBP</b><br>Wire Bond Pull            | The wire is submitted to a pulling force (approx-<br>imately normal to the surface of the die) able to<br>achieve wire break or interface separation be-<br>tween ball/pad or stitch/lead.                                                                                                                                              | To investigate and measure the integrity and robust-<br>ness of the interface between wire and die or lead<br>metallization                                                                                                                                                                                                                                                                                                                                                                                |
| <b>WBS</b><br>Wire Bond Shear           | The ball bond is submitted to a shear force (paral-<br>lel to the pad area) able to cause the separation of<br>the bonding surface between ball bond and pad<br>area.                                                                                                                                                                   | To investigate and measure the integrity and robust-<br>ness of the bonding surface between ball bond and<br>pad area.                                                                                                                                                                                                                                                                                                                                                                                     |
| <b>DS</b><br>Die Shear                  | This determination is based on a measure of<br>force applied to the die, the type of failure re-<br>sulting from this application of force (if failure<br>occurs) and the visual appearance of the re-<br>sidual die attach media and substrate/header<br>metallization.                                                                | The purpose of this test is to determine the integrity of<br>materials and procedures used to attach semiconduc-<br>tor die or surface mounted passive elements to pack-<br>age headers or other substrates.                                                                                                                                                                                                                                                                                               |
| <b>PD</b><br>Physical Dimension         | All physical dimension quoted in datasheet of the device are measured.                                                                                                                                                                                                                                                                  | Verify physical dimensions to the applicable user de-<br>vice packaging specification for dimensions and tol-<br>erances.                                                                                                                                                                                                                                                                                                                                                                                  |
| <b>SD</b><br>Solderability              | This evaluation is made on the basis of the ability<br>of these terminations to be wetted and to produce<br>a suitable fillet when coated by tin lead eutectic<br>solder. A preconditioning test is included in this<br>test method, which degrades the termination fin-<br>ish to provide a guard band against marginal fin-<br>ishes. | The purpose of this test method is to provide a referee<br>condition for the evaluation of the solderability of<br>terminations (including leads up to 0.125 inch in di-<br>ameter) that will be assembled using tin lead eutectic<br>solder. These procedures will test whether the packag-<br>ing materials and processes used during the manufac-<br>turing operations process produce a component that<br>can be successfully soldered to the next level assem-<br>bly using tin lead eutectic solder. |
| Other                                   |                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| ESD<br>Electro Static Dis-<br>charge    | The device is submitted to a high voltage<br>peak on all his pins simulating ESD stress<br>according to different simulation models.<br><b>CBM</b> : Charged Device Model<br><b>HBM</b> : Human Body Model<br><b>MM</b> : Machine Model                                                                                                 | To classify the device according to his suscepti-<br>bility to damage or degradation by exposure to<br>electrostatic discharge.                                                                                                                                                                                                                                                                                                                                                                            |
| LU<br>Latch-Up                          | The device is submitted to a direct current forced/sunk into the input/output pins. Removing the direct current no change in the supply current must be observed.                                                                                                                                                                       | To verify the presence of bulk parasitic effect in-                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

\_\_\_\_\_

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners

© 2013 STMicroelectronics - All rights reserved.

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

**A7/**.